Question no. 1

Consider a cache that can store 4 words,

Consider a Main Memory of 64 words

For the following addresses of RAM accesses,

find the hits and misses using direct mapping:

10, 12, 10, 12, 63, 58, 34, 10, 34, 63, 33, 10, 63

No. of bits of Main Memory Address = log\_(64) = 6 bits

No. of bits of Tag = log\_2 (64/4) = 4 bits No. of bits of Index= 6 bits - 4 bits = 2 bits

19 (Miss) 4 \( \frac{108}{2} \)

Tag: 10/4:2 = 0010

Index: 10% 4:2:10

Address= 001010

T

12 (Miss)

Tag: 12/4=3 =0011

Index = 0 = 00 Address = 001100

19 (Hit) 12 (Hit) 63 (Miss) Tag: 63/4 = 15 = 1111 Index > 63 /. 4 > 3 = 11 Address = 11/11 58 (Miss) Tag: 58/4=14 = 1110 Index = 58% 4 = 2 = 10 Addres= 111010 34 (Miss) Tag=34/4 = 8 = 1000 Index = 34 / 4 = 2 =
Address= 100010 10 (Miss) 34 (Hit) (Miss) 63 (Hit) 33 (Miss) Tag = 33/4=8 = 1000 Index = 33 /4=1= Address = 100001 10 (tit) (Miss) 63 (Hit)

|        | Tag                              | Dato        | Value Bit |
|--------|----------------------------------|-------------|-----------|
| D = 00 | 0011                             | 12          | 0         |
| 1 :01  | 1000                             | 33          | 0         |
| 2 = 10 | 0010 1110 1000<br>0010 1110 1000 | 10 58 34,16 | 0         |
| 3 = 11 | 1111                             | 63          | 0         |

## Question: 2

Find the hits and misses using Associative Mapping:

(LRU) is used as replacement policy

No. of Tag bits: log. (64): 6 bits

19 (Miss) 12 (Miss) 19 (Hit) 12 (Hit) 63 (Miss)

58 (Miss) 34 (Miss) 19 (Miss) 34 (Hit) 63 (Hit)

33 (Miss) 19 (Hit) 63 (Hit)

|    | Tag            | Data  | Value Bit |
|----|----------------|-------|-----------|
| 00 | 201010 1 00010 | 1ø 34 | 0         |
| 01 | 20400 001010   | VX 10 | 0         |
| 10 | )/13/1         | 63    | 0         |
| 11 | 111010 100001  | 58 33 | 0         |

Set bits = 1 = log\_2(2) Tag bits = 5 Question: 3 Find the hits and misses wing 2 way set associative mapping: (LRV) is used as replacement policy 10 (Miss) 12 (Miss) 10 (Hit) 13 (Miss) 58 (Miss) 34 (Miss) 10 (Miss) 34 (Hit) 63 (Hit) 33 (Miss) 12 (Ht) 63 (Ht) Index bits = 2 Here size of cache is 4

No. of sets =  $\frac{4}{2}$  = 2 set

Tag bits = 4

Here size of cache is 4

No. of sets =  $\frac{4}{2}$  = 2 set Here we use k mod n no. of set: Value Bit Data Tag Data Value Bit 12 00 01 1000 5810 10 2016 0 0 63 11 1111 0 Value Bit Value Bit Set Data Tag Data Tag 20110 12 34 ME 0 0 63 111/1 10000 33 0 0